PRICES include / exclude VAT
Sponsored link
Released: 13.06.2014
IEEE 1450.6.2-2014 - IEEE Standard for Memory Modeling in Core Test Language
IEEE Standard for Memory Modeling in Core Test Language
Format
Availability
Price and currency
English PDF
Immediate download
143.27 EUR
English Hardcopy
In stock
173.21 EUR
Standard number: | IEEE 1450.6.2-2014 |
Released: | 13.06.2014 |
ISBN: | 978-0-7381-8972-7 |
Pages: | 74 |
Status: | Active |
Language: | English |
DESCRIPTION
IEEE 1450.6.2-2014
SoC test requires reuse of test data and test structures developed for individual cores (designs) when integrated into larger integrated circuits. This standard defines language constructs sufficient to represent the context of a memory core and of the integration of that memory core into an SoC. This facilitates the development and reuse of test and repair mechanisms for memories. This standard also defines constructs that represent the test structures internal to the memory core for reuse in the creation of the tests for the logic outside the memory core. Semantic rules are defined for the language to facilitate interoperability between different entities (the memory core provider, the system integrator, and the automation tool developer) involved in the creation of an SoC. The capabilities are an extension of IEEE Std 1450.6(TM)-2005. As a result of this extension, CTL’s limitations of handling memories are addressed.The purpose of this standard is to develop an extension to the CTL language that provides a sufficient description of a memory core to support the development and reuse of test and repair mechanisms for that memory after integration into SoC environment and enable creation of test patterns for the logic on the SoC external to the memory.
New IEEE Standard - Active. Reuse of test data and test structures developed for individual cores (designs) when integrated into larger integrated circuits is required for system-on-chip (SoC) tests. This standard defines language constructs sufficient to represent the context of a memory core and of the integration of that memory core into an SoC. This facilitates the development and reuse of test and repair mechanisms for memories. This standard also defines constructs that represent the test structures internal to the memory core for reuse in the creation of the tests for the logic outside the memory core. Semantic rules are defined for the language to facilitate interoperability between different entities (the memory core provider, the system integrator, and the automation tool developer) involved in the creation of an SoC. The capabilities are an extension of IEEE Std 1450.6(TM)-2005. As a result of this extension, CTL’s limitations of handling memories are addressed.